Public Version
www.ti.com
General-Purpose Timers Register Manual
Bits
Field Name
Description
Type
Reset
1
OVF_IT_FLAG
Pending overflow interrupt status
RW
0
Read 0x0:
No overflow interrupt pending
Write 0x0:
Status unchanged
Read 0x1:
Overflow interrupt pending
Write 0x1:
Status bit cleared
0
MAT_IT_FLAG
Pending match interrupt status
RW
0
Read 0x0:
No match interrupt pending
Write 0x0:
Status unchanged
Read 0x1:
Match interrupt pending
Write 0x1:
Status bit cleared
Table 16-23. Register Call Summary for Register TISR
General-Purpose Timers
•
•
:
•
1-ms Tick Generation (Only GPTIMER1, GPTIMER2, and GPTIMER10)
•
•
•
General-Purpose Timers Register Manual
•
GP Timer Register Mapping Summary
Table 16-24. TIER
Address Offset
0x01C
Physical Address
0x4831 801C
Instance
GPT1
0x4903 201C
GPT2
0x4903 401C
GPT3
0x4903 601C
GPT4
0x4903 801C
GPT5
0x4903 A01C
GPT6
0x4903 C01C
GPT7
0x4903 E01C
GPT8
0x4904 001C
GPT9
0x4808 601C
GPT10
0x4808 801C
GPT11
Description
This register controls (enable/disable) the interrupt events.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
OVF_IT_ENA
MAT_IT_ENA
TCAR_IT_ENA
Bits
Field Name
Description
Type
Reset
31:3
Reserved
Reads return 0.
R
0x00000000
2
TCAR_IT_ENA
Enable capture interrupt
RW
0
0x0:
Disable capture interrupt.
0x1:
Enable capture interrupt.
2731
SWPU177N – December 2009 – Revised November 2010
Timers
Copyright © 2009–2010, Texas Instruments Incorporated