Public Version
www.ti.com
7.4.6.7
Send Commands
........................................................................................
7.4.6.8
Read/Write
...............................................................................................
7.4.7
Video Encoder Functionalities
...............................................................................
7.4.7.1
Test Pattern Generation
................................................................................
7.4.7.2
Luma Stage
..............................................................................................
7.4.7.3
Chroma Stage
...........................................................................................
7.4.7.4
Subcarrier and Burst Generation
......................................................................
7.4.7.5
Closed Caption Encoding
..............................................................................
7.4.7.6
Wide-Screen Signaling (WSS) Encoding
............................................................
7.4.7.7
Video DAC Stage – Architecture and Control
.......................................................
7.4.7.8
Video DC/AC Coupled TV Load
.......................................................................
7.4.7.9
TV Detection/Disconnection Pulse Generation and Usage
........................................
7.4.7.9.1
TV Detection/Disconnection Pulse Generation
.................................................
7.4.7.9.2
TV Detection Procedure
...........................................................................
7.4.7.9.3
TV Disconnection Procedure
......................................................................
7.4.7.9.4
Recommended TV Detection/Disconnection Pulse Waveform
...............................
7.4.7.9.5
TV Detection/Disconnection Usage
..............................................................
7.4.7.10
Video DAC Stage Bypass Mode
......................................................................
7.4.7.11
Video DAC Stage Test Mode
..........................................................................
7.4.7.12
Video DAC Stage Power Management
..............................................................
7.5
Display Subsystem Basic Programming Model
....................................................................
7.5.1
Display Subsystem Reset
....................................................................................
7.5.2
Display Subsystem Configuration Phase
...................................................................
7.5.3
Display Controller Basic Programming Model
.............................................................
7.5.3.1
Display Controller Configuration
......................................................................
7.5.3.2
Graphics Layer Configuration
.........................................................................
7.5.3.2.1
Graphics DMA Registers
..........................................................................
7.5.3.2.2
Graphics Layer Configuration Registers
.........................................................
7.5.3.2.3
Graphics Window Attributes
.......................................................................
7.5.3.3
Video Layer Configuration
.............................................................................
7.5.3.3.1
Video DMA Registers
..............................................................................
7.5.3.3.2
Video Configuration Register
......................................................................
7.5.3.3.3
Video Window Attributes
...........................................................................
7.5.3.3.4
Video Up-/Down-Sampling Configuration
.......................................................
7.5.3.3.5
Video Color Space Conversion Configuration
..................................................
7.5.3.4
Rotation/Mirroring Display Subsystem Settings
.....................................................
7.5.3.4.1
Image Data Formats
...............................................................................
7.5.3.4.2
Image Data from On-Chip SRAM
.................................................................
7.5.3.4.3
Image Data From External SRAM
................................................................
7.5.3.4.4
Additional Configuration When Using YUV Format
............................................
7.5.3.4.5
Video DMA Optimization
...........................................................................
7.5.3.5
LCD-Specific Control Registers
.......................................................................
7.5.3.5.1
LCD Attributes
.......................................................................................
7.5.3.5.2
LCD Timings
.........................................................................................
7.5.3.5.3
LCD Overlay
.........................................................................................
7.5.3.5.4
LCD TDM
............................................................................................
7.5.3.5.5
LCD Spatial/Temporal Dithering
..................................................................
7.5.3.5.6
LCD Color Phase Rotation
........................................................................
7.5.3.6
TV Set-Specific Control Registers
....................................................................
7.5.3.6.1
Digital Timings
......................................................................................
7.5.3.6.2
Digital Frame/Field Size
...........................................................................
7.5.3.6.3
Digital Overlay
.......................................................................................
7.5.4
DSI Protocol Engine Basic Programming Model
..........................................................
24
Contents
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated