Public Version
High-Speed USB Host Subsystem
www.ti.com
Bits
Field Name
Description
Type
Reset
31:14
RESERVED
Reserved
R
0x00000
13:1
UFRAME_CNT
1-microframe length value, to reduce simulation time
RW
0x0000
SIMULATIONS ONLY, NOT AN ACTUAL REGISTER
0
EN
Enable of this register
RW
0
Table 22-237. Register Call Summary for Register INSNREG00
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
Table 22-238. INSNREG01
Address Offset
0x0000 0094
Physical Address
0x4806 4894
Instance
EHCI
Description
Implementation-specific register #1
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
OUT_THRESHOLD
IN_THRESHOLD
Bits
Field Name
Description
Type
Reset
31:16
OUT_THRESHOLD
Programmable output packet buffer threshold, in 32-bit
RW
0x0020
words
15:0
IN_THRESHOLD
Programmable input packet buffer threshold, in 32-bit
RW
0x0020
words
Table 22-239. Register Call Summary for Register INSNREG01
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
•
High-Speed USB Host Subsystem Register Description
:
Table 22-240. INSNREG02
Address Offset
0x0000 0098
Physical Address
0x4806 4898
Instance
EHCI
Description
Implementation-specific register #2
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
BUF_DEPTH
Bits
Field Name
Description
Type
Reset
31:12
RESERVED
Reserved
R
0x00000
11:0
BUF_DEPTH
Programmable packet buffer depth, in 32-bit words
RW
0x080
Table 22-241. Register Call Summary for Register INSNREG02
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
3356
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated