Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-368. DSI_REVISION
Address Offset
0x0000 0000
Physical Address
0x4804 FC00
Instance
DSI_PROTOCOL_ENGINE
Description
MODULE REVISION This register contains the IP revision code in binary coded digital. For example, we
have: 0x01 = revision 0.1 and 0x21 = revision 2.1
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REV
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Write 0s for future compatibility.
R
0x000000
Reads returns 0.
7:0
REV
IP revision
R
TI internal data
[7:4] Major revision
[3:0] Minor revision
Table 7-369. Register Call Summary for Register DSI_REVISION
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-370. DSI_SYSCONFIG
Address Offset
0x0000 0010
Physical Address
0x4804 FC10
Instance
DSI_PROTOCOL_ENGINE
Description
SYSTEM CONFIGURATION REGISTER This register is the system configuration register.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
AUTO_IDLE
ENWAKEUP
SIDLEMODE
SOFT_RESET
CLOCKACTIVITY
Bits
Field Name
Description
Type
Reset
31:14
RESERVED
Write 0s for future compatibility.
RW
0x00000
Reads returns 0.
13:10
RESERVED
Write 0s for future compatibility.
RW
0x0
9:8
CLOCKACTIVITY
Clocks activity during wake up mode period
RW
0x0
0x0: Interface and Functional clocks can be switched off
0x1: Functional clocks can be switched off and Interface clocks are
maintained during wake up period
0x2: Interface clocks can be switched off and Functional clocks are
maintained during wake up period
0x3: Interface and Functional clocks are maintained during wake up
period
7:5
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
1909
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated