Public Version
Wake-Up Booting by ROM Code
www.ti.com
Table 26-49. CONTROL_SAVE_RESTORE_MEM Field Definitions (continued)
Field Name
Size
Description
SDRC Module Semaphore
(2)
32 bits
Semaphore used for accessing the SDRC module
PRCM Block Offset
(1)
32 bits
Offset of the PRCM configuration in the control save restore memory. Set 0x0 to not
use this block. When the block is used the minimum allowed value is 0x18.
SDRC Block Offset
(1)
32 bits
Offset of the SDRC configuration in the control save restore memory. Set 0x0 to not
use this block. When the block is used the minimum allowed value is 0x18.
(2)
ROM code use only
describes the PRCM context restore block.
Table 26-50. PRCM Register Organization in the SCM Block
PRCM Register Byte Organization in the SCM Block
Offset
31:24
23:16
15:8
7:0
0x0000
PRM_CLKSRC_CTRL
0x0004
PRM_CLKSEL
0x0008
CM_CLKSEL_CORE
0x000C
CM_CLKSEL_WKUP
0x0010
CM_CLKEN_PLL
0x0014
CM_AUTOIDLE_PLL
0x0018
CM_CLKSEL1_PLL
0x001C
CM_CLKSEL2_PLL
0x0020
CM_CLKSEL3_PLL
0x0024
CM_CLKEN_PLL_MPU
0x0028
CM_AUTOIDLE_PLL_MPU
0x002C
CM_CLKSEL1_PLL_MPU
0x0030
CM_CLKSEL2_PLL_MPU
0x0034
Reserved
describes the SDRC context restore block.
Table 26-51. SDRC Register Organization in the SCM Block
SDRC Register Byte Organization in the SCM Block
Offset
31:24
23:16
15:8
7:0
0x0000
CS_CFG
SYSCONFIG
0x0004
ERR_TYPE
SHARING
0x0008
DLLA_CTRL
0x000C
Reserved
0x0010
POWER
0x0014
Reserved
0x0018
MCFG_0
0x001C
Reserved
MR_0
0x0020
Reserved
EMR2_0
0x0024
ACTIM_CTRLA_0
0x0028
ACTIM_CTRLB_0
0x002C
RFR_CTRL_0
0x0030
Reserved
0x0034
MCFG_1
0x0038
Reserved
MR_1
0x003C
Reserved
EMR2_1
0x0040
ACTIM_CTRLA_1
3580Initialization
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated