Public Version
PRCM Register Manual
www.ti.com
3.8.1.2.2 IVA2_CM Registers
Table 3-97. CM_FCLKEN_IVA2
Address Offset
0x0000 0000
Physical Address
0x4800 4000
Instance
IVA2_CM
Description
This register controls the IVA2 domain functional clock activity.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
EN_IVA2
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000000
0
EN_IVA2
IVA2 functional clock control
RW
0x0
0x0: IVA2_CLK is disabled
0x1: IVA2_CLK is enabled
Table 3-98. Register Call Summary for Register CM_FCLKEN_IVA2
PRCM Basic Programming Model
•
CM_FCLKEN_ <domain_name> (Functional Clock Enable Register)
:
PRCM Register Manual
•
Table 3-99. CM_CLKEN_PLL_IVA2
Address Offset
0x0000 0004
Physical Address
0x4800 4004
Instance
IVA2_CM
Description
This register controls the IVA2 DPLL modes.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
EN_IVA2_DPLL
EN_IVA2_DPLL_LPMODE
EN_IVA2_DPLL_DRIFTGUARD
460
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated