Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-410. Register Call Summary for Register TPTCj_INTSTAT
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Basic Programming Model
•
Error Reporting for EDMA Module
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-411. TPTCj_INTEN
Address Offset
0x108
Physical address
0x01C1 0108
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0508
Instance
IVA2.2 TPTC1
Description
Interrupt Enable Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TRDONE
PROGEMPTY
Bits
Field Name
Description
Type
Reset
31:2
Reserved
Write 0s for future compatibility.
RW
0x00000000
Read returns 0.
1
TRDONE
TR Done Event Enable:
RW
0
INTEN.TRDONE = 0: TRDONE Event is disabled.
INTEN.TRDONE = 1: TRDONE Event is enabled,and contributes to
interrupt generation
0
PROGEMPTY
Program Set Empty Event Enable:
RW
0
INTEN.PROGEMPTY = 0: PROGEMPTY Event isdisabled.
INTEN.PROGEMPTY = 1: PROGEMPTY Event isenabled, and
contributes to interrupt generation
Table 5-412. Register Call Summary for Register TPTCj_INTEN
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-413. TPTCj_INTCLR
Address Offset
0x10C
Physical address
0x01C1 010C
Instance
IVA2.2 TPTC0
Physical address
0x01C1 050C
Instance
IVA2.2 TPTC1
Description
Interrupt Clear Register
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TRDONE
PROGEMPTY
959
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated