Public Version
www.ti.com
26-6.
Pin Multiplexing According to Boot Peripheral
......................................................................
26-7.
ROM Exception Vectors
...............................................................................................
26-8.
Dead Loops
.............................................................................................................
26-9.
Tracing Data
............................................................................................................
26-10. RAM Exception Vectors
...............................................................................................
26-11. ROM Code Default Clock Settings
...................................................................................
26-12. Software Booting Configuration Structure
...........................................................................
26-13. ASIC-ID Structure
......................................................................................................
26-14. Boot Messages
.........................................................................................................
26-15. Device Descriptor
.......................................................................................................
26-16. Device-Qualifier Descriptor
............................................................................................
26-17. Configuration Descriptor
...............................................................................................
26-18. Other Speed Configuration Descriptor
...............................................................................
26-19. Interface Descriptor
....................................................................................................
26-20. BULK IN Endpoint Descriptor
.........................................................................................
26-21. BULK OUT Endpoint Descriptor
......................................................................................
26-22. Language ID String Descriptor
.......................................................................................
26-23. Manufacturer ID String Descriptor
....................................................................................
26-24. Product ID String Descriptor
..........................................................................................
26-25. Configuration String Descriptor
.......................................................................................
26-26. Interface String Descriptor
.............................................................................................
26-27. Customized Descriptor Parameters
..................................................................................
26-28. Standard Device Requests Supported
..............................................................................
26-29. Blocks and Sectors Searched on Non-XIP Memories
.............................................................
26-30. XIP Timing Parameters
................................................................................................
26-31. NAND Timing Parameters
.............................................................................................
26-32. Supported NAND Devices
.............................................................................................
26-33. Fourth NAND ID Data Byte
...........................................................................................
26-34. ID2 Byte Description
...................................................................................................
26-35. Bad Block Mark Locations in NAND Spare Areas
.................................................................
26-36. Hamming Code Parity Bit Locations
.................................................................................
26-37. Master Boot Record Structure
........................................................................................
26-38. Partition Table Entry
...................................................................................................
26-39. FAT Directory Entry
....................................................................................................
26-40. FAT Entry Description
.................................................................................................
26-41. CH TOC Item
...........................................................................................................
26-42. CHSETTINGS
...........................................................................................................
26-43. CHRAM
..................................................................................................................
26-44. CHFLASH
...............................................................................................................
26-45. CHMMCSD CH
.........................................................................................................
26-46. GP Device Software Image
...........................................................................................
26-47. Booting Parameter Structure
..........................................................................................
26-48. Tracing Vector
..........................................................................................................
26-49. CONTROL_SAVE_RESTORE_MEM Field Definitions
............................................................
26-50. PRCM Register Organization in the SCM Block
...................................................................
26-51. SDRC Register Organization in the SCM Block
....................................................................
26-52. Debug POR Signals
....................................................................................................
26-53. Debugger Address Space
.............................................................................................
27-1.
JTAG Pins
...............................................................................................................
169
SWPU177N – December 2009 – Revised November 2010
List of Tables
Copyright © 2009–2010, Texas Instruments Incorporated