Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
13
MIRQCLR45
MIRQ clear #45
W
0
1toSet
12
MIRQCLR44
MIRQ clear #44
W
0
1toSet
11
MIRQCLR43
MIRQ clear #43
W
0
1toSet
10
MIRQCLR42
MIRQ clear #42
W
0
1toSet
9
MIRQCLR41
MIRQ clear #41
W
0
1toSet
8
MIRQCLR40
MIRQ clear #40
W
0
1toSet
7
MIRQCLR39
MIRQ clear #39
W
0
1toSet
6
MIRQCLR38
MIRQ clear #38
W
0
1toSet
5
MIRQCLR37
MIRQ clear #37
W
0
1toSet
4
MIRQCLR36
MIRQ clear #36
W
0
1toSet
3
MIRQCLR35
MIRQ clear #35
W
0
1toSet
2
MIRQCLR34
MIRQ clear #34
W
0
1toSet
1
MIRQCLR33
MIRQ clear #33
W
0
1toSet
0
MIRQCLR32
MIRQ clear #32
W
0
1toSet
Table 5-504. Register Call Summary for Register WUGEN_MEVTCLR1
IVA2.2 Subsystem Integration
•
:
IVA2.2 Subsystem Functional Description
•
Interrupts, DMA Requests, and Event Management
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
Table 5-505. WUGEN_MEVTCLR2
Address Offset
0x078
Physical address
0x01C2 1078
Instance
IVA2.2 WUGEN
Description
This register is used to clear the dma request mask bits
Write 0: No effect
Write 1: Clears the corresponding mask bit in the
register
Reads always return 0
Type
W
1toSet
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
MDMARQCLR9
MDMARQCLR8
MDMARQCLR7
MDMARQCLR6
MDMARQCLR5
MDMARQCLR4
MDMARQCLR3
MDMARQCLR2
MDMARQCLR1
MDMARQCLR0
MDMARQCLR19
MDMARQCLR18
MDMARQCLR17
MDMARQCLR16
MDMARQCLR15
MDMARQCLR14
MDMARQCLR13
MDMARQCLR12
MDMARQCLR11
MDMARQCLR10
992
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated