Public Version
www.ti.com
6-40.
Camera ISP CSI2 RGB555
...........................................................................................
6-41.
Camera ISP CSI2 RAW6
..............................................................................................
6-42.
Camera ISP CSI2 RAW7
..............................................................................................
6-43.
Camera ISP CSI2 RAW8
..............................................................................................
6-44.
Camera ISP CSI2 RAW10
............................................................................................
6-45.
Camera ISP CSI2 RAW12
............................................................................................
6-46.
Camera ISP CSI2 RAW14
............................................................................................
6-47.
Camera ISP CSI2 JPEG8
.............................................................................................
6-48.
Camera ISP CSI2 Generic
............................................................................................
6-49.
Camera ISP CSI2 Byte-Swap
.........................................................................................
6-50.
Camera ISP Integration
................................................................................................
6-51.
Camera ISP Clock Tree Diagram
....................................................................................
6-52.
Camera ISP Interrupt Generation Tree
..............................................................................
6-53.
Camera ISP Block Diagram
...........................................................................................
6-54.
Camera ISP/Data Path/RAW RGB Images
.........................................................................
6-55.
Camera ISP / Data Path/YUV4:2:2 Images
.........................................................................
6-56.
Camera ISP/Data Path/JPEG Images
...............................................................................
6-57.
Camera ISP CSI1/CCP2B Receiver Block Diagram
...............................................................
6-58.
Camera ISP CSI1/CCP2B Synchronization State-Machine
......................................................
6-59.
Camera ISP CSI1/CCP2B Frame Structure: Non-JPEG Data Format
..........................................
6-60.
Camera ISP CSI1/CCP2B Frame Structure: JPEG8 Data Format
..............................................
6-61.
Camera ISP CSI1/CCP2B Data Structure
..........................................................................
6-62.
Camera ISP CSI1/CCP2B Muxing
...................................................................................
6-63.
Camera ISP CSI1/CCP2B Data Organization in Memory
.........................................................
6-64.
Camera ISP CSI1/CCP2B Data Organization in Memory Continued
...........................................
6-65.
Camera ISP CSI1/CCP2B Data Organization in Memory 3
......................................................
6-66.
Camera ISP CSI2 Receiver Block Diagram
.........................................................................
6-67.
Camera ISP CSI2 RAW Image Transcoding Diagram
............................................................
6-68.
Camera ISP CSI2 Frame Cropping
..................................................................................
6-69.
Camera ISP CSI2 SHORT_PACKET Field Format
................................................................
6-70.
Camera ISP CSI2 Virtual Channel to Context
......................................................................
6-71.
Camera ISP CSI2 Pixel Data Destination Setting in Progressive and Interlaced Mode
......................
6-72.
Camera ISP CSI2 PHY Overview
....................................................................................
6-73.
Camera ISP CSIPHY Power FSM
...................................................................................
6-74.
Camera ISP CSI2 RxMode and StopState FSM
...................................................................
6-75.
Camera ISP Timing Control block diagram
.........................................................................
6-76.
Camera ISP Timing Control Control-Signal Generation
...........................................................
6-77.
Camera ISP Timing Control Use of cam_global_reset With Global Reset Release Camera Modules
.....
6-78.
Camera ISP CCDC Block Diagram
..................................................................................
6-79.
Camera ISP CCDC Optical Clamp Representation
................................................................
6-80.
Camera ISP CCDC Data Formatter Conversion Area Selection
.................................................
6-81.
Camera ISP CCDC/Culling: Example for Decimation Pattern
....................................................
6-82.
Camera ISP CCDC A-Law Table
.....................................................................................
6-83.
Camera ISP CCDC/Line-Output Control: Sample Formats of Input and Output Images
.....................
6-84.
Camera ISP VPBE Preview Engine Block Diagram
...............................................................
6-85.
Camera ISP VPBE Preview Horizontal Distances for Different Patterns
.......................................
6-86.
Camera ISP VPBE Resizer Process
.................................................................................
6-87.
Camera ISP VPBE Resizer Resizer in Memory-Input Mode
.....................................................
6-88.
Camera ISP VPBE Resizer Typical Sample-Rate Converter
.....................................................
62
List of Figures
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated