Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-507. WUGEN_MEVTSET0
Address Offset
0x080
Physical address
0x01C2 1080
Instance
IVA2.2 WUGEN
Description
This register is used to set the interrupt mask bits (LSB)
Write 0: No effect
Write 1: Sets the corresponding mask bit in the
register
Reads always return 0
Type
W
1toSet
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
MIRQSET9
MIRQSET8
MIRQSET7
MIRQSET6
MIRQSET5
MIRQSET4
MIRQSET3
MIRQSET2
MIRQSET1
MIRQSET0
MIRQSET31
MIRQSET30
MIRQSET29
MIRQSET28
MIRQSET27
MIRQSET26
MIRQSET25
MIRQSET24
MIRQSET23
MIRQSET22
MIRQSET21
MIRQSET20
MIRQSET19
MIRQSET18
MIRQSET17
MIRQSET16
MIRQSET15
MIRQSET14
MIRQSET13
MIRQSET12
MIRQSET11
MIRQSET10
Bits
Field Name
Description
Type
Reset
31
MIRQSET31
MIRQ set #31
W
0
1toSet
30
MIRQSET30
MIRQ set #30
W
0
1toSet
29
MIRQSET29
MIRQ set #29
W
0
1toSet
28
MIRQSET28
MIRQ set #28
W
0
1toSet
27
MIRQSET27
MIRQ set #27
W
0
1toSet
26
MIRQSET26
MIRQ set #26
W
0
1toSet
25
MIRQSET25
MIRQ set #25
W
0
1toSet
24
MIRQSET24
MIRQ set #24
W
0
1toSet
23
MIRQSET23
MIRQ set #23
W
0
1toSet
22
MIRQSET22
MIRQ set #22
W
0
1toSet
21
MIRQSET21
MIRQ set #21
W
0
1toSet
20
MIRQSET20
MIRQ set #20
W
0
1toSet
19
MIRQSET19
MIRQ set #19
W
0
1toSet
18
MIRQSET18
MIRQ set #18
W
0
1toSet
17
MIRQSET17
MIRQ set #17
W
0
1toSet
16
MIRQSET16
MIRQ set #16
W
0
1toSet
15
MIRQSET15
MIRQ set #15
W
0
1toSet
14
MIRQSET14
MIRQ set #14
W
0
1toSet
13
MIRQSET13
MIRQ set #13
W
0
1toSet
12
MIRQSET12
MIRQ set #12
W
0
1toSet
994
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated