MASTERCODE
NACK
8
1
7
W: Write = 0
S
slave address (SA)
ACK
1
1
Frame 1
S: Start condition
Sr: Repeated start condition
P: Stop condition
Sr
1
W
1
register address (RA)
8
ACK
1
DATA
8
ACK
P
1
1
7
slave address (SA)
Sr
1
ACK
i2c-018
1
Frame 2
F/S mode
HS mode
Or HS mode continues
Master to slave
F/S mode
Master to slave
W
1
Public Version
www.ti.com
HS I
2
C Integration
Figure 17-18. HS I
2
C Data Transfer Format in HS Mode for I2C4
17.3 HS I
2
C Integration
shows the integration of the four HS I
2
C controllers in the device.
2781
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated