Public Version
www.ti.com
HS I
2
C Register Manual
Table 17-59. I2C_SBLOCK
Address Offset
0x54
Physical Address
0x4806 0054
Instance
I2C3
0x4807 0054
I2C1
0x4807 2054
I2C2
Description
This register controls the slave mode i2c bus clock features.
Type
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
OA3_EN
OA2_EN
OA1_EN
OA0_EN
Bits
Field Name
Description
Type
Reset
15:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000
3
OA3_EN
Enable I2C Clock Blocking for Own Address 3
RW
0
0x0:
I2C Clock Released
0x1:
I2C Clock Blocked
2
OA2_EN
Enable I2C Clock Blocking for Own Address 2
RW
0
0x0:
I2C Clock Released
0x1:
I2C Clock Blocked
1
OA1_EN
Enable I2C Clock Blocking for Own Address 1
RW
0
0x0:
I2C Clock Released
0x1:
I2C Clock Blocked
0
OA0_EN
Enable I2C Clock Blocking for Own Address 0
RW
0
0x0:
I2C Clock Released
0x1:
I2C Clock Blocked
Table 17-60. Register Call Summary for Register I2C_SBLOCK
HS I2C Functional Description
•
HS I2C Automatic Blocking of the I2C Clock Feature (I2C Mode Only)
:
HS I2C Register Manual
•
2839
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated