Public Version
www.ti.com
HS I
2
C Register Manual
Bits
Field Name
Description
Type
Reset
15:10
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
9:0
OA1
Own address 1 value
RW
0x000
Table 17-52. Register Call Summary for Register I2C_OA1
HS I2C Register Manual
•
Table 17-53. I2C_OA2
Address Offset
0x48
Physical Address
0x4806 0048
Instance
I2C3
0x4807 0048
I2C1
0x4807 2048
I2C2
Description
This register is used to specify the module I2C 7-bit or 10-bit address.
Type
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
OA2
Bits
Field Name
Description
Type
Reset
15:10
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
9:0
OA2
Own address 2 value
RW
0x000
Table 17-54. Register Call Summary for Register I2C_OA2
HS I2C Register Manual
•
Table 17-55. I2C_OA3
Address Offset
0x4C
Physical Address
0x4806 004C
Instance
I2C3
0x4807 004C
I2C1
0x4807 204C
I2C2
Description
This register is used to specify the module I2C 7-bit or 10-bit address.
Type
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
OA3
Bits
Field Name
Description
Type
Reset
15:10
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x00
9:0
OA3
Own address 3 value
RW
0x000
Table 17-56. Register Call Summary for Register I2C_OA3
HS I2C Register Manual
•
2837
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated