Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
Read 0x2:
4 entries
7:6
Reserved
Read returns 0.
R
0x0
5:4
BUSWIDTH
Bus Width Parameterization
R
0x1
Read 0x0:
32-bit
Read 0x1:
64-bit
Read 0x2:
128-bit
3
Reserved
Read returns 0.
R
0
2:0
FIFOSIZE
Fifo Size Parameterization
R
0x-
(1)
Read 0x0:
32 byte FIFO
Read 0x1:
64 byte FIFO
Read 0x2:
128 byte FIFO
Read 0x3:
256 byte FIFO
Read 0x4:
512 byte FIFO
Table 5-406. Register Call Summary for Register TPTCj_TCCFG
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-407. TPTCj_TCSTAT
Address Offset
0x100
Physical address
0x01C1 0100
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0500
Instance
IVA2.2 TPTC1
Description
TC Status Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
DSTACTV
ACTV
Reserved
Reserved
WSACTV
SRCACTV
PROGBUSY
DFSTRTPTR
Bits
Field Name
Description
Type
Reset
31:14
Reserved
Read returns 0.
R
0x00000
13:12
DFSTRTPTR
Dst FIFO Start Pointer
R
0x0
Represents the offset to the head entry of Dst Register FIFO, in units
of *entries*. Legal values = 0x0 to 0x3
11:9
Reserved
Read returns 0.
R
0x0
8
ACTV
Channel Active
R
1
Channel Active is a logical-OR of each of the *BUSY/ACTV signals.
The ACTV bit must remain high through the life of a TR.
ACTV = 0: Channel is idle.
ACTV = 1: Channel is busy.
7
Reserved
Read returns 0.
R
0
6:4
DSTACTV
Destination Active State
R
0x0
Specifies the number of TRs that are resident in the Dst Register
FIFO at a given instant. Legal values are constrained by the
DSTREGDEPTH parameter.
Read 0x0:
FIFO set is empty.
Read 0x1:
Dst FIFO contains 1 TR
Read 0x2:
Dst FIFO contains 2 TR
Read 0x3:
Dst FIFO contains 3 TR
957
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated