Public Version
www.ti.com
18-14. HDQ_CTRL_STATUS
.................................................................................................
18-15. Register Call Summary for Register HDQ_CTRL_STATUS
......................................................
18-16. HDQ_INT_STATUS
....................................................................................................
18-17. Register Call Summary for Register HDQ_INT_STATUS
.........................................................
18-18. HDQ_SYSCONFIG
.....................................................................................................
18-19. Register Call Summary for Register HDQ_SYSCONFIG
.........................................................
18-20. HDQ_SYSSTATUS
....................................................................................................
18-21. Register Call Summary for Register HDQ_SYSSTATUS
.........................................................
19-1.
UART Mode Baud Rates, Divisor Values, and Error Rates
.......................................................
19-2.
UART IrDA Mode Baud Rates, Divisor Values, and Error Rates
................................................
19-3.
UART I/O Pin Description
.............................................................................................
19-4.
UART3 I/O Description
................................................................................................
19-5.
EFR_REG[0-1] IR Address Checking Options
.....................................................................
19-6.
FIR Transmit Frame Format
..........................................................................................
19-7.
4-PPM Format
..........................................................................................................
19-8.
FIR Preamble, Start Flag, and Stop Flag
...........................................................................
19-9.
FIR Data Byte Transmission Order Example
.......................................................................
19-10. CIR I/O Description
.....................................................................................................
19-11. UART Clocks
............................................................................................................
19-12. Reset Domain
...........................................................................................................
19-13. Power Domain
..........................................................................................................
19-14. Interrupt Mapping to MPU Subsystem
...............................................................................
19-15. Interrupt Mapping to IVA2.2 Subsystem
.............................................................................
19-16. UART DMA Requests to System DMA
..............................................................................
19-17. UART DMA Requests to IVA2.2 Subsystem DMA
.................................................................
19-18. Wake-Up Requests From PRCM
.....................................................................................
19-19. TX FIFO Trigger Level Setting Summary
...........................................................................
19-20. RX FIFO Trigger Level Setting Summary
...........................................................................
19-21. UART/IrDA/CIR Register Access Mode Programming (Using LCR_REG)
.....................................
19-22. Sub-Configuration_Mode_A Mode Summary
.......................................................................
19-23. Sub-Configuration_Mode_B Mode Summary
.......................................................................
19-24. Sub-Operational_Mode Mode Summary
............................................................................
19-25. UART/IrDA/CIR Register Access Mode Overview
.................................................................
19-26. UART Mode Selection
.................................................................................................
19-27. UART Mode Register Overview
.....................................................................................
19-28. IrDA Mode Register Overview
.......................................................................................
19-29. CIR Mode Register Overview
........................................................................................
19-30. UART Baud Rate Settings (48-MHz Clock)
.........................................................................
19-31. UART Parity Bit Encoding
.............................................................................................
19-32. EFR_REG[0-3] Software Flow Control Options
....................................................................
19-33. UART Mode Interrupts
.................................................................................................
19-34. IrDA Baud Rates Settings
.............................................................................................
19-35. IrDA Mode Interrupts
...................................................................................................
19-36. Duty Cycle
...............................................................................................................
19-37. CIR Mode Interrupts
....................................................................................................
19-38. UART/IrDA/CIR Instance Summary
..................................................................................
19-39. UART/IrDA/CIR Register Summary Part 1
..........................................................................
19-40. UART/IrDA/CIR Register Summary Part 2
..........................................................................
19-41. DLL_REG
................................................................................................................
154
List of Tables
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated