Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
1: Disable valid interrupt generation.
1
MCUBOUNDSINTENACLR
Read mode:
RW
0
0: Bounds interrupt generation is disabled/masked.
1: Bounds interrupt generation is enabled.
Write mode:
0: No change to bounds interrupt enable.
1: Disable bounds interrupt generation.
0
MCUDISABLEACKINTENACLR
Read mode:
RW
0
0: MCUDisableAck interrupt generation is
disabled/masked.
1: MCUDisableAck interrupt generation is enabled.
Write mode:
0: No change to MCUDisAck interrupt enable,
1: Disable MCUDisableAck interrupt generation.
Table 3-562. Register Call Summary for Register IRQENABLE_CLR
PRCM Register Manual
•
:
Table 3-563. SENERROR_REG
Address Offset
0x0000 0034
Physical Address
0x480C 9034
Instance
SR1
0x480C B034
SR2
Description
This register gives the sensor error from the error generator
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AVGERROR
SENERROR
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Reseved
R
0x0000
15:8
AVGERROR
Average sensor error
R
0x00
7:0
SENERROR
Percentage of sensor error
R
0x00
Table 3-564. Register Call Summary for Register SENERROR_REG
PRCM Functional Description
•
:
PRCM Register Manual
•
:
671
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated