Public Version
www.ti.com
PRCM Functional Description
SRn.
[7:0] SENERROR bit field. When the value is 0, the error value is invalid. When
the value is 1, the error value is valid.
•
SRn.
[0] MINMAXAVGACCUMVALID: Indicates that the SRn.
, SRn.
SRn.
, and SRn.
registers contain their final values accumulated over the defined
sample time period.
3.5.6.5.4.5 SmartReflex Parameters Set After Silicon Characterization
Certain parameters of the SmartReflex module are characterized and calibrated after silicon testing.
These values are then either set in the eFuse farm of the device or provided in a separately. The user
must configure these parameters according to their given values to ensure correct functioning of the
module.
The values for the following parameters (explained in
) are set in the device eFuse after
device silicon characterization:
•
SRn.
[1] SENNENABLE
•
SRn.
[4:3] SENPENABLE
•
SRn.
[23:20] SENPGAIN
•
SRn.
[19:16] SENNGAIN
•
SRn.
[15:8] RNSENP
•
SRn.
[7:0] RNSENN
The eFuse values of these parameters can be read from the corresponding registers of the SCM. The
SCM registers associated with the parameters SENPGAIN, SENNGAIN, RNSENP, and RNSENN of the
SR1 module are:
•
CONTROL.CONTROL_FUSE_OPP50_VDD1
•
CONTROL.CONTROL_FUSE_OPP100_VDD1
•
CONTROL.CONTROL_FUSE_OPP130_VDD1
•
CONTROL.CONTROL_FUSE_OPP1G_VDD1
•
CONTROL.CONTROL_FUSE_OPP1G2_VDD1
The SCM registers associated with the parameters SENPGAIN, SENNGAIN, RNSENP, and RNSENN of
the SR2 module are:
•
CONTROL.CONTROL_FUSE_OPP50_VDD2
•
CONTROL.CONTROL_FUSE_OPP100_1_VDD2
•
CONTROL.CONTROL_FUSE_OPP100_2_VDD2
The SCM register associated with the parameters SENNENABLE and SENPENABLE of the SR1 and SR2
module is:
•
CONTROL.CONTROL_FUSE_SR
Information about the following parameters of the SmartReflex module is provided after silicon
characterization :
•
SRn.
[3:2] SENP
•
SRn.
[1:0] SENN
•
SRn.
[18:16] ERRWEIGHT
•
SRn.
[15:8] ERRMAXLIMIT
•
SRn.
[7:0] ERRMINLIMIT
3.5.6.5.4.6 Voltage Processor Module
is a functional overview of the voltage processor.
385
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated