Public Version
PRCM Register Manual
www.ti.com
Table 3-538. SR Register Summary (continued)
Register Name
Type
Register Width
Address Offset
SR1 Physical
SR2 Physical
(Bits)
Address
Address
R
32
0x0000 000C
0x480C 900C
0x480C B00C
R
32
0x0000 0010
0x480C 9010
0x480C B010
R
32
0x0000 0014
0x480C 9014
0x480C B014
RW
32
0x0000 0018
0x480C 9018
0x480C B018
RW
32
0x0000 001C
0x480C 901C
0x480C B01C
RESERVED
W
32
0x0000 0020
0x480C 9020
0x480C B020
RW
32
0x0000 0024
0x480C 9024
0x480C B024
RW
32
0x0000 0028
0x480C 9028
0x480C B028
RW
32
0x0000 002C
0x480C 902C
0x480C B02C
RW
32
0x0000 0030
0x480C 9030
0x480C B030
R
32
0x0000 0034
0x480C 9034
0x480C B034
RW
32
0x0000 0038
0x480C 9038
0x480C B038
3.8.3.2.2 SR Registers
Table 3-539. SRCONFIG
Address Offset
0x0000 0000
Physical Address
0x480C 9000
Instance
SR1
0x480C B000
SR2
Description
This register contains configuration bits for the sensor core and digital processing
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ACCUMDATA
SRCLKLENGTH
RESERVED
SRENABLE
SENENABLE
SENPENABLE
SENNENABLE
MINMAXAVGENABLE
ERRORGENERATORENABLE
Bits
Field Name
Description
Type
Reset
31:22
ACCUMDATA
Number of values to accumulate
RW
0x080
21:12
SRCLKLENGTH
Determines the frequency of SRClk
RW
0x200
11
SRENABLE
0x0: Asynchronously resets MinMaxAvgAccumValid,
RW
0x0
MinMaxAvgValid, ErrorGeneratorValid, AccumData
sensor, SRClk counter, and MinMaxAvg registers. Also
gates the clock for power savings and disables all the
digital logic.
0x1: Enables the module
10
SENENABLE
Sensor module enable
RW
0x1
0x0: Disable all sensors
0x1: Enable sensors
662
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated