Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-248. RFBI_SYSSTATUS
Address Offset
0x14
Physical address
0x4805 0814
Instance
RFBI
Description
This register provides status information about the module, excluding the interrupt status information.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
BUSY
RESETDONE
BUSYRFBIDATA
Bits
Field Name
Description
Type
Reset
31: 10
Reserved
Reserved. Read returns 0
R
0x000000
9
BUSYRFBIDATA
Data are pending to be processed from interconnect FIFO.
R
0
Read 0x0: No data pending
Read 0x1: Some data are pending
8
BUSY
L4 Interface busy status bit
R
0
Read 0x0: The access to the following register is not stalled:
,
Read 0x1: The access to any of the following registers is stalled:
,
7:1
Reserved
Reserved. Read returns 0
R
0x00
0
RESETDONE
Internal reset monitoring
R
1
0: Internal module reset is on-going
1: Reset completed
Table 7-249. Register Call Summary for Register RFBI_SYSSTATUS
Display Subsystem Basic Programming Model
•
•
[1] [2] [3] [4] [5] [6] [7] [8] [9]
Display Subsystem Register Manual
•
Table 7-250. RFBI_CONTROL
Address Offset
0x40
Physical address
0x4805 0840
Instance
RFBI
Description
The control register allows configuration of the RFBI module.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ITE
ENABLE
BYPASSMODE
CONFIGSELECT
HIGHTHRESHOLD
SMART_DMA_REQ
DISABLE_DMA_REQ
1869
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated