L4
Display
subsystem
MPU
subsystem
SGX
IVA2.2
subsystem
sDMA
Camera
ISP
USB
HS-HOST
D2D
DAP
OCM
ROM
SMS:
SDRAM
memory
scheduler /
rotation
SDRC:
SDRAM
memory
controller
GPMC:
general-
purpose memory
controller
L4 interconnect
(peripheral)
UART3, UART4, McBSP2, McBSP3, McBSP4,
WDT3, GPTIMER2, GPTIMER3,
GPTIMER4,GPTIMER5, GPTIMER6,
GPTIMER7, GPTIMER8, GPTIMER9, GPIO2,
GPIO3, GPIO4, GPIO5, GPIO6
L4 interconnect
(core)
SCM, CM, display SS, sDMA, USB TLL,
HS USB Host, I2C1, I2C2, I2C3, UART1,
UART2, McBSP1, McBSP5, GPTIMER10,
GPTIMER11, Mailbox, McSPI1,
McSPI2, McSPI3, McSPI4,
MMC/SD/SDIO1, MMC/SD/SDIO2,
HDQ/1-Wire,
ICR, camera ISP, HS USB OTG,
MODEM INTC, MPU INTC
MMC/SD/SDIO3,
L4 interconnect
(emulation)
L4 interconnect
(wake-up)
GPTIMER1, WDT2,
GPIO1, 32KTIMER
External peripherals ports
External and stacked memories
External peripherals ports
L3 interconnect
L4
USB
HS-OTG
L4
L4
L4
L4
OCM
RAM
Emulation, trace, and
debug modules
memmap-177-001
Stacked memories
Public Version
www.ti.com
Introduction
Figure 2-1. Interconnect Overview
205
SWPU177N – December 2009 – Revised November 2010
Memory Mapping
Copyright © 2009–2010, Texas Instruments Incorporated