Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31:4
Reserved
Read returns 0.
R
0x0000000
3
MMRAERR
MMR Address Error:
R
0
MMRAERR = 0: Condition not detected.
MMRAERR = 1: User attempted to read or write to invalid address
configuration memory map. (Is only be set for non-emulation
accesses). No additional error information is recorded.
2
TRERR
TR Error:
R
0
TR detected that violates FIFO Mode transfer (SAM or DAM is 1)
alignment rules or has ACNT or BCNT == 0. No additional error
information is recorded.
1
Reserved
Read returns 0.
R
0
0
BUSERR
Bus Error Event:
R
0
BUSERR = 0: Condition not detected.
BUSERR = 1: TC has detected an error code on the write response
bus or read response bus. Error information is stored in Error Details
Register (ERRDET).
Table 5-418. Register Call Summary for Register TPTCj_ERRSTAT
IVA2.2 Subsystem Basic Programming Model
•
Error Reporting for EDMA Module
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-419. TPTCj_ERREN
Address Offset
0x124
Physical address
0x01C1 0124
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0524
Instance
IVA2.2 TPTC1
Description
Error Enable Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TRERR
BUSERR
Reserved
MMRAERR
Bits
Field Name
Description
Type
Reset
31:4
Reserved
Write 0s for future compatibility.
RW
0x0000000
Read returns 0.
3
MMRAERR
Interrupt enable for ERRSTAT.MMRAERR:
RW
0
ERREN.MMRAERR = 0: BUSERR is disabled.
ERREN.MMRAERR = 1: MMRAERR is enabled, and contributes to
the TPTC error interrupt generation.
2
TRERR
Interrupt enable for ERRSTAT.TRERR:
RW
0
ERREN.TRERR = 0: BUSERR is disabled.
ERREN.TRERR = 1: TRERR is enabled, andcontributes to the TPTC
error interrupt generation.
1
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
0
BUSERR
Interrupt enable for ERRSTAT.BUSERR:
RW
0
ERREN.BUSERR = 0: BUSERR is disabled.
ERREN.BUSERR = 1: BUSERR is enabled, andcontributes to the
TPTC error interrupt generation.
961
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated