Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
5.5.7.2
SYSC Register Descriptions
Table 5-478. SYSC_REVISION
Address Offset
0x000
Physical address
0x01C2 0000
Instance
IVA2.2 SYSC
Description
This register contains the IP revision code
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
REV
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7:0
REV
IP revision
R
See
(1)
3:0 Minor revision
7:4 Major revision
(1)
TI internal data
Table 5-479. Register Call Summary for Register SYSC_REVISION
IVA2.2 Subsystem Register Manual
•
Table 5-480. SYSC_SYSCONFIG
Address Offset
0x008
Physical address
0x01C2 0008
Instance
IVA2.2 SYSC
Description
This register allows controlling various parameters of the SYSC module
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
AUTOIDLE
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility.
RW
0x00000000
Read returns 0.
0
AUTOIDLE
Internal auto-clock gating strategy
RW
1
0: Clock is free running
1: Automatic clock gating strategy is applied
Table 5-481. Register Call Summary for Register SYSC_SYSCONFIG
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
981
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated