Public Version
High-Speed USB Host Subsystem
www.ti.com
Table 22-152. ULPI_VENDOR_INT_LATCH_i
Address Offset
0x0000 003F + (0x100 * i)
Index
i = 0 to 2
Physical Address
0x4806 283F + (0x100 * i)
Instance
USBTLL
Description
Vendor-specific interrupt latches for miscellaneous ULPI alt_int events. Cleared upon read, and when
Low Power Mode, Serial Mode or Carkit Mode are entered.
Type
R
7
6
5
4
3
2
1
0
RESERVED
P2P_LATCH
Bits
Field Name
Description
Type
Reset
7:1
RESERVED
Reserved
R
0x00
0
P2P_LATCH
PHY-to-PHY ULPI wakeup event latch. Set when ULPI is
R
0x0
in low-power mode (suspendm = 0) and UTMI is active
(suspendm = 1).
0x0: No PHY-to-PHY wakeup event latched
0x1: PHY-to-PHY wakeup event was latched, ALT
interrupt active
Table 22-153. Register Call Summary for Register ULPI_VENDOR_INT_LATCH_i
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
22.2.6.4.2 UHH_config Registers
Table 22-154. UHH_REVISION
Address Offset
0x0000 0000
Physical Address
0x4806 4000
Instance
UHH_config
Description
Standard revision number, BCD encoded Revision = <maj>.<min>
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MAJ_REV
MIN_REV
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Reserved
R
0x000000
7:4
MAJ_REV
Major revision number 0..9
R
0x1
3:0
MIN_REV
Minor revision number 0..9
R
0x0
Table 22-155. Register Call Summary for Register UHH_REVISION
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
3322
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated