Public Version
32-kHz Sync Timer Register Manual
www.ti.com
Table 16-96. REG_32KSYNCNT_SYSCONFIG
Address Offset
0x0004
Physical Address
0x4832 0004
Description
This register is used for IDLE modes only.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
IDLEMODE
Bits
Field Name
Description
Type
Reset
31:5
Reserved
Reads return 0.
R
0x0
4:3
IDLEMODE
Power management REQ/ACK control
RW
0x0
0x0:
Force idle. An idle request is acknowledged unconditionally.
0x1:
No-idle. An idle request is never acknowledged.
0x2:
Reserved
0x3:
Reserved
2:0
Reserved
Reads return 0.
R
0x0
Table 16-97. Register Call Summary for Register REG_32KSYNCNT_SYSCONFIG
32-kHz Sync Timer Register Manual
•
32-kHz Sync Timer Register Mapping Summary
Table 16-98. REG_32KSYNCNT_CR
Address Offset
0x0010
Physical Address
0x4832 0010
Description
This register contains the 32-kHz sync counter value.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
COUNTER_VALUE
Bits
Field Name
Description
Type
Reset
31:0
COUNTER_VALUE
Counter register value
R
0x00000003
Table 16-99. Register Call Summary for Register REG_32KSYNCNT_CR
32-kHz Sync Timer Register Manual
•
32-kHz Sync Timer Register Mapping Summary
2766
Timers
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated