Public Version
www.ti.com
27.4.3
EPM Functional Description
................................................................................
27.4.3.1
EPM Overview
...........................................................................................
27.4.3.2
EPM Multiplexing
........................................................................................
27.4.3.3
Concurrent Debug Support
............................................................................
27.4.3.4
EPM Control Access
....................................................................................
27.4.3.5
Claim Procedure
.........................................................................................
27.4.4
EPM Programming Model
...................................................................................
27.4.4.1
EPM Concurrent Debug Examples
...................................................................
27.4.5
EPM Register Manual
........................................................................................
27.4.5.1
EPM Register Summary
................................................................................
27.4.5.2
EPM Register Description
..............................................................................
A
OMAP36xx Multimedia Device in CYN Package
..................................................................
A.1
Introduction
..............................................................................................................
A.1.1
Overview
........................................................................................................
A.1.2
Description
.....................................................................................................
A.1.2.1
Unsupported Modules
..................................................................................
A.1.2.2
Functionality Restrictions
...............................................................................
A.1.2.3
Block Diagram
...........................................................................................
A.2
Memory Mapping
.......................................................................................................
A.2.1
Overview
........................................................................................................
A.2.2
L3 and L4 Memory Space Mapping
.........................................................................
A.2.2.1
L3 Memory Space Mapping
............................................................................
A.2.2.2
L4 Memory Space Mapping
............................................................................
A.2.2.2.1
L4-Core Memory Space Mapping
................................................................
A.2.2.2.2
L4-Wakeup Memory Space Mapping
............................................................
A.2.2.2.3
L4-Peripheral Memory Space Mapping
..........................................................
A.3
Power, Reset, and Clock Management
..............................................................................
A.3.1
PRCM Environment
...........................................................................................
A.3.2
PRCM Use Guidelines
........................................................................................
A.4
IVA2.2 Subsystem
......................................................................................................
A.4.1
IVA2.2 Subsystem Overview
.................................................................................
A.4.2
IVA2.2 Subsystem Hardware Requests
....................................................................
A.4.2.1
DMA Requests
..........................................................................................
A.4.2.2
Interrupt Requests
......................................................................................
A.4.3
IVA2.2 Subsystem Use Guidelines
..........................................................................
A.5
Camera Image Signal Processor
.....................................................................................
A.5.1
Camera ISP Overview
........................................................................................
A.5.2
Camera ISP Environment
....................................................................................
A.5.3
Camera ISP Functional Description
.........................................................................
A.5.4
Camera ISP Use Guidelines
.................................................................................
A.6
Display Subsystem
.....................................................................................................
A.6.1
Display Subsystem Overview
................................................................................
A.6.2
Display Subsystem Environment
............................................................................
A.6.3
Display Subsystem Functional Description
................................................................
A.6.4
Display Subsystem Use Guidelines
.........................................................................
A.7
Interconnect
.............................................................................................................
A.7.1
Module Distribution
............................................................................................
A.7.1.1
L3 Interconnect Agents
.................................................................................
A.7.1.2
L4-Core Agents
..........................................................................................
A.7.1.3
L4-Per Agents
...........................................................................................
A.8
Memory Subsystem
....................................................................................................
A.8.1
GPMC
...........................................................................................................
A.9
sDMA
.....................................................................................................................
56
Contents
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated