Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
0
AUTOIDLE
Internal OCP clock gating strategy:
RW
0x1
0: OCP clock is free running
1: Automatic OCP clock-gating strategy is applied based on the
OCP interface activity
Table 5-529. Register Call Summary for Register IVLCD_SYSCONFIG
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-530. IVLCD_SYSSTATUS
Address Offset
0x0000 0014
Physical Address
0x0008 0014
Instance
iVLCD
Description
The register provides status information about the module, excluding the interrupt information.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESETDONE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Reserved for OCP socket status information.
R
0x00
Read returns 0.
0
RESETDONE
Internal reset monitoring
R
0x1
0 Internal module reset is on-going
1 Reset completed
Table 5-531. Register Call Summary for Register IVLCD_SYSSTATUS
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-532. IVLCD_CPUSTATUSREG
Address Offset
0x0000 0AE8
Physical Address
0x0008 0AE8
Instance
iVLCD
Description
CPU Status Register provides information about the progress of the CPU execution
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
EXECSTATE
Bits
Field Name
Description
Type
Reset
31:26
RESERVED
Read returns 0.
R
0x00
25:24
EXECSTATE
Execution States:
R
0x0
00 = Initialized,
10 = Executing,
01 = Halted,
11 = Completed.
1007
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated