Public Version
General-Purpose Timers Register Manual
www.ti.com
Table 16-44. TCAR2
Address Offset
0x044
Physical Address
0x4831 8044
Instance
GPT1
0x4903 2044
GPT2
0x4903 4044
GPT3
0x4903 6044
GPT4
0x4903 8044
GPT5
0x4903 A044
GPT6
0x4903 C044
GPT7
0x4903 E044
GPT8
0x4904 0044
GPT9
0x4808 6044
GPT10
0x4808 8044
GPT11
Description
This register holds the second captured value of the counter register.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CAPTURE_ VALUE2
Bits
Field Name
Description
Type
Reset
31:0
CAPTURE_ VALUE2
The value of second captured counter register
R
0x00000000
Table 16-45. Register Call Summary for Register TCAR2
General-Purpose Timers
•
•
Reading From Timer Counter Registers
General-Purpose Timers Register Manual
•
GP Timer Register Mapping Summary
•
GP Timer Register Descriptions
Table 16-46. TPIR
Address Offset
0x048
Physical Address
0x4831 8048
Instance
GPT1
0x4903 2048
GPT2
0x4808 6048
GPT10
Description
This register is used for 1 ms tick generation. The
register holds the value of the positive
increment. The value of this register is added with the value of the
to define whether next
value loaded in
will be the sub-period value or the over-period value.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
POSITIVE_INC_VALUE
Bits
Field Name
Description
Type
Reset
31:0
POSITIVE_INC_VALUE
The value of positive increment.
RW
0x00000000
2742
Timers
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated