Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
1
SOFT_RESET
Software reset. Set the bit to 1 to trigger a module reset.
RW
0
The bit is automatically reset by the hw. During reads
return 0.
0x0: Normal mode.
0x1: The module is reset
0
AUTO_IDLE
Internal Interconnect gating strategy
RW
1
0x0: Interconnect clock is free-running.
0x1: Automatic Interconnect clock gating strategy is
applied based on the Interconnect interface activity.
Table 6-642. Register Call Summary for Register CSI2_SYSCONFIG
Camera ISP Integration
•
Camera ISP Local Power Management
•
Camera ISP System Power Management
•
:
Camera ISP Basic Programming Model
•
Camera ISP CSI2 Reset Management
•
Camera ISP CSI2 Enable Video/Picture Acquisition
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-643. CSI2_SYSSTATUS
Address Offset
0x0000 0014
Physical Address
Instance
See
See
Description
SYSTEM STATUS REGISTER
This register provides status information about the module, excluding the interrupt status register.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESET_DONE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Write 0s for future compatibility. Read returns 0..
R
0x0000 0000
0
RESET_DONE
Internal reset monitoring
R
1
Read 0x0: Internal module reset is on going.
Read 0x1: Reset completed.
Table 6-644. Register Call Summary for Register CSI2_SYSSTATUS
Camera ISP Integration
•
:
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
1524
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated