Public Version
Camera ISP Register Manual
www.ti.com
6.6
Camera ISP Register Manual
6.6.1 Camera ISP Instance Summary
Table 6-80. Camera ISP Instance Summary
Module Name
L3 Base Address
Size
ISP_TOP
0x480B C000
256Bytes
ISP_CBUFF
0x480B C100
256Bytes
ISP_CCP2B
0x480B C400
512Bytes
ISP_CCDC
0x480B C600
512Bytes
ISP_HIST
0x480B CA00
512Bytes
ISP_H3A
0x480B CC00
512Bytes
ISP_PREVIEW
0x480B CE00
512Bytes
ISP_RESIZER
0x480B D000
512Bytes
ISP_SBL
0x480B D200
512Bytes
ISP_CSI2A_REGS1
0x480B D800
368Bytes
ISP_CSIPHY2
0x480B D970
32Bytes
ISP_CSI2A_REGS2
0x480B D9C0
64Bytes
ISP_CSI2C_REGS1
0x480B DC00
368Bytes
ISP_CSIPHY1
0x480B DD70
32Bytes
ISP_CSI2C_REGS2
0x480B DDC0
64Bytes
NOTE:
The camera ISP instance CAMERA_ISP_MMU with L3 base address 0x480B D400 and
size 256 bytes is within the camera ISP memory space. For a detailed description of the
MMU and register description, see
, Memory Management Units.
6.6.1.1
Camera ISP Registers Summary
Table 6-81. ISP Register Mapping Summary
Register Width
Register Name
Type
Address Offset
ISP L3 Base Address
(Bits)
R
32
0x0000 0000
0x480B C000
RW
32
0x0000 0004
0x480B C004
R
32
0x0000 0008
0x480B C008
RW
32
0x0000 000C
0x480B C00C
RW
32
0x0000 0010
0x480B C010
RW
32
0x0000 0014
0x480B C014
RW
32
0x0000 0018
0x480B C018
RW
32
0x0000 0030
0x480B C030
RW
32
0x0000 0034
0x480B C034
RW
32
0x0000 0040
0x480B C040
RESERVED
RW
32
0x0000 0044
0x480B C044
RW
32
0x0000 0050
0x480B C050
RW
32
0x0000 0054
0x480B C054
RW
32
0x0000 0058
0x480B C058
RW
32
0x0000 005C
0x480B C05C
RW
32
0x0000 0060
0x480B C060
RW
32
0x0000 0064
0x480B C064
RW
32
0x0000 0068
0x480B C068
1302Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated