Public Version
www.ti.com
Camera ISP Register Manual
Table 6-98. TCTRL_PSTRB_REPLAY
Address Offset
0x0000 0034
Physical Address
Instance
ISP
See
Description
TIMING CONTROL - PRESTROBE REPLAY REGISTER
This register is used by the TIMING CTRL module to generate the prestrobe signal.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
COUNTER
DELAY
Bits
Field Name
Description
Type
Reset
31:25
COUNTER
Sets the number of PRESTROBE pulses after the original
RW
0x00
pulse.
If this bit is set to 0, the PRESTROBE signal behavior is
only controlled by
and
.
If
=0, there is no replay.
This bit is useful when one wants to enable red-eye
removal.
24:0
DELAY
Sets the delay for the PRESTROBE signal re-assertion in
RW
0x0000000
cycles of the CNTCLK clock. The CNTCLK frequency is
generated with the
.DIVC bit field. The
possible values are 0 to 2^25-1 cycles.
If
=0, there is no replay. This
bit field shall not be set to 0 if the COUNTER is set to a
value different of 0.
This bit is useful when one wants to enable red-eye
removal.
Table 6-99. Register Call Summary for Register TCTRL_PSTRB_REPLAY
Camera ISP Basic Programming Model
•
Camera ISP Timing CTRL STROBE and PRESTROBE Signal Generation for Red-Eye Removal
Camera ISP Register Manual
•
:
Table 6-100. ISP_CTRL
Address Offset
0x0000 0040
Physical Address
Instance
ISP
See
Description
CONTROL REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SHIFT
FLUSH
RESERVED
H3A_CLK_EN
JPEG_FLUSH
RSZ_CLK_EN
PAR_BRIDGE
PRV_CLK_EN
HIST_CLK_EN
PAR_CLK_POL
SYNC_DETECT
CCDC_CLK_EN
SBL_AUTOIDLE
PREV_RAM_EN
CCDC_RAM_EN
CCDC_WEN_POL
SBL_RD_RAM_EN
SBL_WR0_RAM_EN
SBL_WR1_RAM_EN
CBUFF1_BCF_CTRL
CBUFF0_BCF_CTRL
PAR_SER_CLK_SEL
CBUFF_AUTOGATING
SBL_SHARED_RPORTB
SBL_SHARED_RPORTA
SBL_SHARED_WPORTC
1319
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated