Public Version
www.ti.com
SDMA Register Manual
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
PKT_SYNCHR_CPBLTY
BLOCK_SYNCHR_CPBLTY
ELMNT_SYNCHR_CPBLTY
FRAME_SYNCHR_CPBLTY
CHANNEL_CHAINING_CPBLTY
CHANNEL_INTERLEAVE_CPBLTY
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x000000
0.
7
BLOCK_SYNCHR_CPBLTY
Block_synchronization_capability
R
0x1
0x0: Does not support synchronization transfer on block
boundary
0x1: Supports synchronization transfer on block boundary
6
PKT_SYNCHR_CPBLTY
Packet_synchronization_capability
R
0x1
0x0: Does not support synchronization transfer on packet
boundary
0x1: Supports synchronization transfer on packet
boundary
5
CHANNEL_CHAINING_
Channel_Chaining_capability
R
0x1
CPBLTY
0x0: Does not support Channel Chaining capability
0x1: Supports Channel Chaining capability
4
CHANNEL_INTERLEAVE_
Channel_interleave_capability
R
0x1
CPBLTY
0x0: Does not support Channel interleave capability
0x1: Supports Channel_interleave capability
3:2
RESERVED
RW
0x0
1
FRAME_SYNCHR_CPBLTY
Frame_synchronization_capability
R
0x1
0x0: Does not support synchronization transfer on Frame
boundary
0x1: Supports synchronization transfer on Frame
boundary
0
ELMNT_SYNCHR_CPBLTY
Element_synchronization_capability
R
0x1
0x0: Does not support synchronization transfer on
Element boundary
0x1: Supports synchronization transfer on Element
boundary
Table 11-31. Register Call Summary for Register DMA4_CAPS_3
SDMA Register Manual
•
:
2381
SWPU177N – December 2009 – Revised November 2010
SDMA
Copyright © 2009–2010, Texas Instruments Incorporated