
Public Version
IVA2.2 Subsystem Memory Space Mapping
www.ti.com
Table 2-9. DSP View of the IVA2.2 Subsystem Memory Space
Region Name
Start Address
End Address
Size (KB)
Description
(Hex)
(Hex)
Reserved
0x0000 0000
0x007D FFFF
8064
Reserved
L2 ROM
0x007E 0000
0x007E 3FFF
16
IVA2.2 internal memories
Reserved
0x007E 4000
0x007F 7FFF
80
Reserved
L2 RAM
0x007F 8000
0x007F FFFF
32
IVA2.2 internal memories
L2 RAM (cache)
0x0080 0000
0x0080 FFFF
64
IVA2.2 internal memories
Reserved
0x0081 0000
0x00DF FFFF
6080
Reserved
L1P RAM (cache)
0x00E0 0000
0x00E0 7FFF
32
IVA2.2 internal memories
Reserved
0x00E0 8000
0x00F0 3FFF
1008
Reserved
L1D RAM
0x00F0 4000
0x00F0 FFFF
48
IVA2.2 internal memories
L1D RAM (cache)
0x00F1 0000
0x00F1 7FFF
32
IVA2.2 internal memories
Reserved
0x00F1 8000
0x017F FFFF
9120
Reserved
C64x+ interrupt selector
0x0180 0000
0x0180 FFFF
64
C64x+ DSP interrupt controller
C64x+ PDC
0x0181 0000
0x0181 0FFF
4
C64x+ DSP power-down
controller
C64x+ protection ID
0x0181 1000
0x0181 1FFF
4
C64x+ DSP protection ID
C64x+ revision ID
0x0181 2000
0x0181 2FFF
4
C64x+ DSP revision ID
Reserved
0x0181 3000
0x0181 FFFF
52
Reserved
C64x+ EMC
0x0182 0000
0x0182 FFFF
64
C64x+ DSP extended memory
controller
Reserved
0x0183 0000
0x0183 FFFF
64
Reserved
C64x+ memory system
0x0184 0000
0x0184 FFFF
64
Memory controller control
registers
Reserved
0x0185 0000
0x01BF FFFF
3776
Reserved
TPCC configuration
0x01C0 0000
0x01C0 FFFF
64
DMA transfer engine control
registers
TPTC0 configuration
0x01C1 0000
0x01C1 03FF
1
DMA transfer scheduler 0 control
registers
TPTC1 configuration
0x01C1 0400
0x01C1 07FF
1
DMA transfer scheduler 1 control
registers
Reserved
0x01C1 0800
0x01C1 FFFF
62
Reserved
SYSC configuration
0x01C2 0000
0x01C2 0FFF
4
SYSC module control registers
WUGEN configuration
0x01C2 1000
0x01C2 1FFF
4
Wake-up generator control
registers
Reserved
0x01C2 2000
0x0FFF FFFF
233,336
Reserved
Reserved
0x1000 0000
0x107D FFFF
8064
Reserved
L2 ROM
(1)
0x107E 0000
0x107E 3FFF
16
IVA2.2 internal memories
Reserved
0x107E 4000
0x107F 7FFF
80
Reserved
L2 RAM
(1)
0x107F 8000
0x107F FFFF
32
IVA2.2 internal memories
L2 RAM (cache)
(1)
0x1080 0000
0x1080 FFFF
64
IVA2.2 internal memories
Reserved
0x1081 0000
0x10DF FFFF
6080
Reserved
L1P RAM (cache)
(1)
0x10E0 0000
0x10E0 7FFF
32
IVA2.2 internal memories
Reserved
0x10E0 8000
0x10F0 3FFF
1008
Reserved
L1D RAM
(1)
0x10F0 4000
0x10F0 FFFF
48
IVA2.2 internal memories
L1D RAM (cache)2
(1)
0x10F1 0000
0x10F1 7FFF
32
IVA2.2 internal memories
Reserved
0x10F1 8000
0x10FF FFFF
928
Reserved
Memories and peripherals
(2)
0x1100 0000
0xFFFF FFFF
3,915,776
Controlled by the IVA2.2 MMU to
access memories and
peripherals external to the IVA2.2
subsystem
(1)
IVA2.2 internal memories are reachable in the [0x007E 0000-0x00F1 7FFF] and [0x107E 0000-0x10F1 7FFF] (aliasing) ranges.
(2)
For more information, see
, IVA2.2 Subsystem.
222
Memory Mapping
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated