Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
8
ST_IO
IO pad wake-up status
RW
0x0
Read 0x0: IO pad wakeup did not occur or was masked.
Write 0x0: Status bit unchanged
Read 0x1: IO pad wakeup occurred.
Write 0x1: Status bit is cleared to 0.
7
ST_SR2
Smart Reflex 2 wake-up status
RW
0x0
Read 0x0: Smart Reflex 2 wakeup did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: Smart Reflex 2 wakeup occurred.
Write 0x1: Status bit is cleared to 0.
6
ST_SR1
Smart Reflex 1 wake-up status
RW
0x0
Read 0x0: Smart Reflex 1 wakeup did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: Smart Reflex 1 wakeup occurred.
Write 0x1: Status bit is cleared to 0.
5:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
3
ST_GPIO1
GPIO 1 Wake-up status
RW
0x0
Read 0x0: GPIO 1 wakeup did not occur or was masked.
Write 0x0: Status bit unchanged
Read 0x1: GPIO 1 wakeup occurred.
Write 0x1: Status bit is cleared to 0.
2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
1
RESERVED
Reserved for non-GP devices.
RW
0x0
0
ST_GPT1
GPTIMER 1 wake-up status
RW
0x0
Read 0x0: GPTIMER 1 wakeup did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: GPTIMER 1 wakeup occurred.
Write 0x1: Status bit is cleared to 0.
Table 3-384. Register Call Summary for Register PM_WKST_WKUP
PRCM Functional Description
•
:
PRCM Basic Programming Model
•
PM_WKST_ <domain_name> (Wake-Up Status Register)
PRCM Register Manual
•
3.8.2.8
Clock_Control_Reg_PRM Registers
3.8.2.8.1 Clock_Control_Reg_PRM Register Summary
Table 3-385. Clock_Control_Reg_PRM Register Summary
Register Name
Type
Register Width
Address Offset
Physical Address
Reset Type
(Bits)
RW
32
0x0000 0040
0x4830 6D40
C
RW
32
0x0000 0070
0x4830 6D70
C
600 Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated