Public Version
www.ti.com
HDQ/1-Wire Register Manual
Table 18-12. HDQ_RX_DATA
Address Offset
0x008
Physical Address
0x480B 2008
Instance
HDQ/1-Wire
Description
This register contains the data to be received.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
RX_DATA
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Reads return 0s.
R
0x000000
7:0
RX_DATA
Receive data (used in both HDQ and 1-Wire modes)
R
0x00
Table 18-13. Register Call Summary for Register HDQ_RX_DATA
HDQ/1-Wire Functional Description
•
•
1-Wire Single-Bit Mode Operation
HDQ/1-Wire Basic Programming Model
•
:
•
:
•
:
•
HDQ/1-Wire Register Manual
•
HDQ/1-Wire Register Mapping Summary
Table 18-14. HDQ_CTRL_STATUS
Address Offset
0x00C
Physical Address
0x480B 200C
Instance
HDQ/1-Wire
Description
This register provides status information about the module.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
GO
DIR
MODE
INITIALIZATION
CLOCKENABLE
INTERRUPTMASK
PRESENCEDETECT
1_WIRE_SINGLE_BIT
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Reads return 0s.
R
0x000000
7
1_WIRE_SINGLE_BIT
Single-bit mode for 1-Wire
RW
0
0x0:
Disabled
0x1:
Enabled
6
INTERRUPTMASK
Interrupt masking bit
RW
0
0x0:
Disable interrupts
0x1:
Enable interrupts
5
CLOCKENABLE
Power down mode bit
RW
0
0x0:
Disable clocks
2863
SWPU177N – December 2009 – Revised November 2010
HDQ/1-Wire
Copyright © 2009–2010, Texas Instruments Incorporated