Public Version
www.ti.com
High-Speed USB Host Subsystem
Table 22-163. Register Call Summary for Register UHH_DEBUG_CSR
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
22.2.6.4.3 OHCI Registers
Table 22-164. HCREVISION
Address Offset
0x0000 0000
Physical Address
0x4806 4400
Instance
OHCI
Description
OHCI revision number
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REV
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Reserved
R
0x000000
7:0
REV
OHCI specification revision the OHCI revision number
R
0x10
upon which the USB host controller is based.
Examples: 0x10 for 1.0 0x21 for 2.1
Table 22-165. Register Call Summary for Register HCREVISION
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
Table 22-166. HCCONTROL
Address Offset
0x0000 0004
Physical Address
0x4806 4404
Instance
OHCI
Description
HC Operating Mode Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
IR
HCFS
IE
CBSR
BLE
PLE
CLE
RWE
RWC
Bits
Field Name
Description
Type
Reset
31:11
RESERVED
Reserved
R
0x000000
10
RWE
Remote wake-up enable
RW
0
This bit is used to enable or disable the remote wakeup
feature upon detection of upstream resume signaling.
9
RWC
Remote wake-up connected.
RW
0
This bit indicates whether the host controller supports
remote wakeup signaling.
8
IR
Interrupt routing.
RW
0
This bit determines the routing of interrupts generated by
events registered in USBHOST.
.
0x0: All interrupts are routed to the normal host bus
interrupt mechanism.
0x1: interrupts are routed to the system management
Interrupt.
3327
SWPU177N – December 2009 – Revised November 2010
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
Copyright © 2009–2010, Texas Instruments Incorporated