Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
5:0
CBP
CBP indicating at least one nonzero in a block
RW
0x3F
1XXXXX: CBP of the 1st block
X1XXXX: CBP of the 2nd block
XX1XXX: CBP of the 3rd block
XXX1XX: CBP of the 4th block
XXXX1X: CBP of the 5th block
XXXXX1: CBP of the 6th block
Table 5-569. Register Call Summary for Register VLCD_MPEG_CBP
IVA2.2 Subsystem Basic Programming Model
•
Setting Up Registers for VLC Operation
•
Setting Up Registers for VLD Operation
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-570. VLCD_LUMA_VECTOR
Address Offset
0x0000 1068
Physical Address
0x0008 1068
Instance
iVLCD
Description
This register sets the luma bit vector
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
LUMVECT
Bits
Field Name
Description
Type
Reset
31:6
RESERVED
Write 0s for future compatibility
RW
0x000
Read returns 0
5:0
LUMVECT
Luma bit vector
RW
0x00
1XXXXX
Luma bit of the 1st block
X1XXXX
Luma bit of the 2nd block
XX1XXX
Luma bit of the 3rd block
XXX1XX
Luma bit of the 4th block
XXXX1X
Luma bit of the 5th block
XXXXX1
Luma bit of the 6th block
Table 5-571. Register Call Summary for Register VLCD_LUMA_VECTOR
IVA2.2 Subsystem Basic Programming Model
•
Setting Up Registers for VLC Operation
•
Setting Up Registers for VLD Operation
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
1018
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated