Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-605. Register Call Summary for Register VLCD_BITS_BPTR
IVA2.2 Subsystem Basic Programming Model
•
Setting Up Registers for VLC Operation
•
Setting Up Registers for VLD Operation
•
Calculating the Number of Bits Processed During a VLD Run
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-606. VLCD_BITS_WORD
Address Offset
0x0000 10C4
Physical Address
0x0008 10C4
Instance
iVLCD
Description
Bit stream
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
WORD
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Write 0s for future compatibility
RW
0x0000
Read returns 0
15:0
WORD
Last bitstream
RW
0x0000
Table 5-607. Register Call Summary for Register VLCD_BITS_WORD
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-608. VLCD_BYTE_ALIGN
Address Offset
0x0000 10C8
Physical Address
0x0008 10C8
Instance
iVLCD
Description
VLC byte align
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ENABLE
DEFAULT
Bits
Field Name
Description
Type
Reset
31:2
RESERVED
Write 0s for future compatibility
RW
0x0000
Read returns 0
1
ENABLE
VLC: When set to '1' , it enable byte align in current processing
RW
0x0
macro block
VLD: When set to '1', it means current processing bitstream is byte
aligned.
0
DEFAULT
VLC: When byte-align is selected (ENABLE bit set to '1'), last byte is
RW
0x0
filled with this bit.
VLD: No meaning
Table 5-609. Register Call Summary for Register VLCD_BYTE_ALIGN
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
1027
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated