Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
11
L2FLATMEMRETSTATE
L2 Flat memory state when domain is RETENTION
RW
0x1
0x0: L2 Flat memory is OFF when domain is in
RETENTION state.
0x1: L2 Flat memory is retained when domain is in
RETENTION state.
10
SHAREDL2CACHEFLATRETST
Shared L2 Cache and Flat memory state when domain is
RW
0x1
ATE
RETENTION
0x0: Shared L2 Cache and Flat memory is OFF when
domain is in RETENTION state.
0x1: Shared L2 Cache and Flat memory is retained when
domain is in RETENTION state.
9
L1FLATMEMRETSTATE
L1 Flat memory state when domain is RETENTION
RW
0x1
0x0: L1 Flat memory is OFF when domain is in
RETENTION state.
0x1: L1 Flat memory is retained when domain is in
RETENTION state.
8
SHAREDL1CACHEFLATRETST
Shared L1 Cache and Flat memory state when domain is
RW
0x1
ATE
RETENTION
0x0: Shared L1 Cache and Flat memory is OFF when
domain is in RETENTION state.
0x1: Shared L1 Cache and Flat memory is retained when
domain is in RETENTION state.
7:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
3
MEMORYCHANGE
Memory change control in ON state
RW
0x0
0x0: Disable memory change
0x1: Enable memory change state in ON state. This bit is
automaticaly cleared when memory state is effectively
changed.
2
LOGICRETSTATE
Logic state when RETENTION
RW
0x1
0x0: Logic is OFF when domain is in RETENTION state.
0x1: Logic is retained when domain is in RETENTION
state.
1:0
POWERSTATE
Power state control
RW
0x3
0x0: OFF state
0x1: RETENTION state
0x2: Reserved
0x3: ON state
Table 3-305. Register Call Summary for Register PM_PWSTCTRL_IVA2
PRCM Basic Programming Model
•
PM_PWSTCTRL_ <domain_name> (Power State Control Register)
:
PRCM Register Manual
•
554
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated