Public Version
www.ti.com
Interrupt Controller Register Manual
Table 12-30. INTCPS_ITRn
Address Offset
0x080 + (0x20 * n)
Index
n = 0 to 2
Physical Address
0x4820 0080 + (0x20 * n)
Instance
MPU INTC
Description
This register shows the raw interrupt input status before masking.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ITR
Bits
Field Name
Description
Type
Reset
31:0
ITR
Interrupt status before masking
R
Depends on interrupt
inputs
Table 12-31. Register Call Summary for Register INTCPS_ITRn
Interrupt Controller Functional Description
•
:
Interrupt Controller Register Manual
•
:
Table 12-32. INTCPS_MIRn
Address Offset
0x084 + (0x20 * n)
Index
n = 0 to 2
Physical Address
0x4820 0084 + (0x20 * n)
Instance
MPU INTC
Description
This register contains the interrupt mask.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
MIR
Bits
Field Name
Description
Type
Reset
31:0
MIR
Interrupt mask
RW
0xFFFFFFFF
0x1: The interrupt is masked
0x0: The interrupt is unmasked
Table 12-33. Register Call Summary for Register INTCPS_MIRn
Interrupt Controller Functional Description
•
:
Interrupt Basic Programming Model
•
•
:
•
MPU INTC Spurious Interrupt Handling
Interrupt Controller Register Manual
•
:
2429
SWPU177N – December 2009 – Revised November 2010
Interrupt Controller
Copyright © 2009–2010, Texas Instruments Incorporated