Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
0
FMTEN
Formatter enable.
RW
0
This bit is latched by the VS sync pulse.
0x0: Disable
0x1: Enable
Table 6-256. Register Call Summary for Register CCDC_FMTCFG
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
[6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17]
•
Camera ISP CCDC Register Accessibility During Frame Processing
•
Camera ISP CCDC Image-Signal Processing
[19] [20] [21] [22] [23] [24] [25] [26] [27] [28] [29] [30] [31] [32] [33] [34] [35] [36]
•
Camera ISP Central-Resource SBL Input From CCDC Video-Port Interface
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
•
Camera ISP CCDC Register Description
:
Table 6-257. CCDC_FMT_HORZ
Address Offset
0x0000 005C
Physical Address
0x480B C65C
Instance
ISP_CCDC
Description
DATA REFORMATTER HORIZ INFO REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
FMTSPH
FMTLNH
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:29
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
28:16
FMTSPH
Start pixel horizontal from start of the HS sync pulse.
RW
0x0000
15:13
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
12:0
FMTLNH
Number of pixels in horizontal direction to use for the
RW
0x0000
data reformatter (minimum is 2 pixels).
Table 6-258. Register Call Summary for Register CCDC_FMT_HORZ
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
1395
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated