Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
11
MIRQCLR11
MIRQ clear #11
W
0
1toSet
10
MIRQCLR10
MIRQ clear #10
W
0
1toSet
9
MIRQCLR9
MIRQ clear #9
W
0
1toSet
8
MIRQCLR8
MIRQ clear #8
W
0
1toSet
7
MIRQCLR7
MIRQ clear #7
W
0
1toSet
6
MIRQCLR6
MIRQ clear #6
W
0
1toSet
5
MIRQCLR5
MIRQ clear #5
W
0
1toSet
4
MIRQCLR4
MIRQ clear #4
W
0
1toSet
3
MIRQCLR3
MIRQ clear #3
W
0
1toSet
2
MIRQCLR2
MIRQ clear #2
W
0
1toSet
1
MIRQCLR1
MIRQ clear #1
W
0
1toSet
0
MIRQCLR0
MIRQ clear #0
W
0
1toSet
Table 5-502. Register Call Summary for Register WUGEN_MEVTCLR0
IVA2.2 Subsystem Integration
•
:
IVA2.2 Subsystem Functional Description
•
Interrupts, DMA Requests, and Event Management
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
Table 5-503. WUGEN_MEVTCLR1
Address Offset
0x074
Physical address
0x01C2 1074
Instance
IVA2.2 WUGEN
Description
This register is used to clear the interrupt mask bits (MSB)
Write 0: No effect
Write 1: Clears the corresponding mask bit in the
register
Reads always return 0
Type
W
1toSet
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
MIRQCLR47
MIRQCLR46
MIRQCLR45
MIRQCLR44
MIRQCLR43
MIRQCLR42
MIRQCLR41
MIRQCLR40
MIRQCLR39
MIRQCLR38
MIRQCLR37
MIRQCLR36
MIRQCLR35
MIRQCLR34
MIRQCLR33
MIRQCLR32
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0s for future compatibility.
W
0x0000
15
MIRQCLR47
MIRQ clear #47
W
0
1toSet
14
MIRQCLR46
MIRQ clear #46
W
0
1toSet
991
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated