Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-467. TPTCj_DFSRCi
Address Offset
0x304 + (0x40*i)
Physical address
0x01C1 0304 + (0x40*i)
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0704 + (0x40*i)
Instance
IVA2.2 TPTC1
Description
rsvd, return 0x0 w/o AERROR
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SADDR
Bits
Field Name
Description
Type
Reset
31:0
SADDR
Source address is not applicable for Dst FIFORegister Set:
R
0x00000000
Reads return 0x0.
Table 5-468. Register Call Summary for Register TPTCj_DFSRCi
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-469. TPTCj_DFCNTi
Address Offset
0x308 + (0x40*i)
Physical address
0x01C1 0308 + (0x40*i)
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0708 + (0x40*i)
Instance
IVA2.2 TPTC1
Description
Dst FIFO i Set Count
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BCNT
ACNT
Bits
Field Name
Description
Type
Reset
31:16
BCNT
B-Count Remaining for Dst Register Set:
R
0x0000
Number of arrays to be transferred, where each array is ACNT in
length.
Represents the amount of data remaining to be written. Initial value
is copied from PCNT. TC decrements ACNT and BCNT as
necessary after each write dataphase is issued. Final value should
be 0 when TR is complete.
15:0
ACNT
A-Count Remaining for Dst Register Set:
R
0x0000
Number of bytes to be transferred in first dimension.
Represents the amount of data remaining to be written. Initial value
is copied from PCNT. TC decrements ACNT and BCNT as
necessary after each write dataphase is issued. Final value should
be 0 when TR is complete.
Table 5-470. Register Call Summary for Register TPTCj_DFCNTi
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
977
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated