Public Version
www.ti.com
9.3.2
L4 Interconnects Integration
.................................................................................
9.3.2.1
Clocking, Reset, and Power-Management Scheme
................................................
9.3.2.1.1
Clocks
................................................................................................
9.3.2.1.2
Resets
................................................................................................
9.3.2.1.3
Power Domain
......................................................................................
9.3.2.1.4
Power Management
................................................................................
9.3.3
L4 Interconnects Functional Description
...................................................................
9.3.3.1
L4-Interconnects Initiator Identification
...............................................................
9.3.3.2
Endianness Management
..............................................................................
9.3.3.3
L4 Protection and Firewalls
............................................................................
9.3.3.3.1
Protection Mechanism
.............................................................................
9.3.3.3.2
Protection Group
....................................................................................
9.3.3.3.3
Segments and Regions
............................................................................
9.3.3.3.4
L4 Firewall Address and Protection Registers Setting
.........................................
9.3.3.4
Error Handling
...........................................................................................
9.3.3.4.1
Overview
.............................................................................................
9.3.3.4.2
Error Logging
........................................................................................
9.3.3.4.3
TA Software Reset
.................................................................................
9.3.3.4.4
Error Reporting
......................................................................................
9.3.4
L4 Interconnect Programming Guide
.......................................................................
9.3.4.1
L4 Interconnect Low-Level Programming Models
..................................................
9.3.4.1.1
Global Initialization
.................................................................................
9.3.4.1.2
Operational Modes Configuration
................................................................
9.3.5
L4 Interconnects Register Manual
..........................................................................
9.3.5.1
L4 Iniator Agent (L4 IA)
.................................................................................
9.3.5.1.1
L4 Iniator Agent (L4 IA) Registers Description
..................................................
9.3.5.2
L4 Target Agent (L4 TA)
...............................................................................
9.3.5.2.1
L4 Target Agent (L4 TA) Registers Description
................................................
9.3.5.3
L4 Link Register Agent (LA)
...........................................................................
9.3.5.3.1
L4 Link Register Agent (LA) Registers Description
............................................
9.3.5.4
L4 Address Protection (AP)
............................................................................
9.3.5.4.1
L4 Address Protection (AP) Registers Description
.............................................
10
Memory Subsystem
........................................................................................................
10.1
General-Purpose Memory Controller
................................................................................
10.1.1
General-Purpose Memory Controller Overview
..........................................................
10.1.1.1
GPMC Features
.........................................................................................
10.1.2
GPMC Environment
..........................................................................................
10.1.3
GPMC Integration
............................................................................................
10.1.3.1
Description
...............................................................................................
10.1.3.2
Clocking, Reset, and Power-Management Scheme
................................................
10.1.3.2.1
Clocking
..............................................................................................
10.1.3.2.2
Hardware Reset
....................................................................................
10.1.3.2.3
Software Reset
.....................................................................................
10.1.3.2.4
Power Domain, Power Saving, and Reset Management
......................................
10.1.3.2.5
Hardware Requests
................................................................................
10.1.3.3
GPMC Address and Data Bus
.........................................................................
10.1.3.3.1
GPMC I/O Configuration Setting (in Default Pinout Mode 0)
.................................
10.1.3.3.2
GPMC CS0 Default Configuration at IC Reset
.................................................
10.1.4
GPMC Functional Description
..............................................................................
10.1.4.1
Description
...............................................................................................
10.1.4.2
L3 Interconnect Interface
...............................................................................
10.1.4.3
Address Decoder, GPMC Configuration, and Chip-Select Configuration Register File
........
10.1.4.4
Error Correction Code Engine
.........................................................................
29
SWPU177N – December 2009 – Revised November 2010
Contents
Copyright © 2009–2010, Texas Instruments Incorporated