Public Version
Display Subsystem Register Manual
www.ti.com
Table 7-152. DISPC_DEFAULT_COLOR_m
Address Offset
0x04C + m * 0x04
Indexm
m = 0 to 1
Physical address
0x4805 044C + m * 0x04
Instance
DISPC
Description
The control register allows to configure the default solid background color for the LCD
(DISPC_DEFAULT_COLOR_0) and for 24-bit digital output (DISPC_DEFAULT_COLOR_1).
Shadow register, updated on VFP start period for DISPC_DEFAULT_COLOR_0 and EVSYNC for
DISPC_DEFAULT_COLOR_1
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
DEFAULTCOLOR
Bits
Field Name
Description
Type
Reset
31:24
Reserved
Write 0s for future compatibility.
RW
0x00
Read returns 0
23:0
DEFAULTCOLOR
24-bit RGB color value to specify the default solid color to display
RW
0x000000
when there is no data from the overlays.
Table 7-153. Register Call Summary for Register DISPC_DEFAULT_COLOR_m
Display Subsystem Basic Programming Model
•
Display Controller Basic Programming Model
:
•
LCD-Specific Control Registers
•
:
•
TV Set-Specific Control Registers
•
Display Subsystem Register Manual
•
Display Controller Register Mapping Summary
:
Table 7-154. DISPC_TRANS_COLOR_m
Address Offset
0x054 + m * 0x04
Index
m = 0 to 1
Physical address
0x4805 0454 + m * 0x04
Instance
DISPC
Description
The register sets the transparency color value for the video/graphics overlays for the LCD output
(DISPC_TRANS_COLOR_0) for 24-bit digital output(DISPC_TRANS_COLOR_1).
Shadow register, updated on VFP start period for DISPC_TRANS_COLOR_0 and EVSYNC for
DISPC_TRANS_COLOR_1
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TRANSCOLORKEY
Bits
Field Name
Description
Type
Reset
31:24
Reserved
Write 0s for future compatibility.
RW
0x00
Read returns 0
23:0
TRANSCOLORKEY
Transparency Color Key Value in RGB format
RW
0x000000
[0] BITMAP 1 (CLUT), [23,1] set to 0s
[1:0] BITMAP 2 (CLUT), [23,2] set to 0s
[3:0] BITMAP 4 (CLUT), [23,4] set to 0s
[7:0] BITMAP 8 (CLUT), [23,8] set to 0s
[11:0] RGB 12, [23,12] set to 0s
[15:0] RGB 16, [23,16] set to 0s
[23:0] RGB 24
1836
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated