Public Version
www.ti.com
SDTI Module
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FOURKBCOUNT
JEP106CONTCODE
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
RFU
R
0x000000
7:4
FOURKBCOUNT
4KB Count
R
0x0
3:0
JEP106CONTCODE
JEP106 Continuation Code
R
0x0
Table 27-77. Register Call Summary for Register PERIPHERAL_ID4
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
Table 27-78. PERIPHERAL_ID5
Address Offset
0x0000 0FD4
Physical Address
Instance
SDTI
See
Description
All Peripheral ID registers are implemented as 8-bit registers with the upper 24 bits returning a value of
zero.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
RFU
RW
0x000000
7:0
RESERVED
RFU
R
0x00
Table 27-79. Register Call Summary for Register PERIPHERAL_ID5
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
3633
SWPU177N – December 2009 – Revised November 2010
Debug and Emulation
Copyright © 2009–2010, Texas Instruments Incorporated