Public Version
www.ti.com
SDTI Module
Table 27-41. SDTI Register Ownership (continued)
Address Offset
Mnemonic
Description
R/W
Ownership
0xFEC
Peripheral ID3
R
No ownership
0xFF0
Component ID0
R
No ownership
0xFF4
Component ID1
R
No ownership
0xFF8
Component ID2
R
No ownership
0xFFC
Component ID3
R
No ownership
27.3.6 SDTI Register Manual
Table 27-42. SDTI Instance Summary
Module Name
Base Address
Size
SDTI
0x5450 0000
4KB
27.3.6.1 SDTI Register Summary
Table 27-43. SDTI Register Summary
Register Width
Register Name
Type
Address Offset
SDTI L3 Base Address
(Bits)
R
32
0x0000 0000
0x5450 0000
RW
32
0x0000 0010
0x5450 0010
R
32
0x0000 0014
0x5450 0014
RW
32
0x0000 0024
0x5450 0024
RW
32
0x0000 0028
0x5450 0028
RW
32
0x0000 002C
0x5450 002C
RW
32
0x0000 0F00
0x5450 0F00
RW
32
0x0000 0F04
0x5450 0F04
RW
32
0x0000 0F08
0x5450 0F08
RW
32
0x0000 0FA0
0x5450 0FA0
RW
32
0x0000 0FA4
0x5450 0FA4
W
32
0x0000 0FB0
0x5450 0FB0
R
32
0x0000 0FB4
0x5450 0FB4
R
32
0x0000 0FB8
0x5450 0FB8
R
32
0x0000 0FC8
0x5450 0FC8
R
32
0x0000 0FCC
0x5450 0FCC
R
32
0x0000 0FD0
0x5450 0FD0
RW
32
0x0000 0FD4
0x5450 0FD4
R
32
0x0000 0FD8
0x5450 0FD8
R
32
0x0000 0FDC
0x5450 0FDC
R
32
0x0000 0FE0
0x5450 0FE0
R
32
0x0000 0FE4
0x5450 0FE4
R
32
0x0000 0FE8
0x5450 0FE8
R
32
0x0000 0FEC
0x5450 0FEC
R
32
0x0000 0FF0
0x5450 0FF0
R
32
0x0000 0FF4
0x5450 0FF4
R
32
0x0000 0FF8
0x5450 0FF8
R
32
0x0000 0FFC
0x5450 0FFC
3621
SWPU177N – December 2009 – Revised November 2010
Debug and Emulation
Copyright © 2009–2010, Texas Instruments Incorporated