Public Version
SDTI Module
www.ti.com
27.3.6.2 SDTI Register Description
Table 27-44. SDTI_REVISION
Address Offset
0x0000 0000
Physical Address
Instance
SDTI
See
Description
SDTI Identification Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SDTI_REV1
SDTI_REV0
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Reserved for future use.
R
0x000000
7:4
SDTI_REV1
High Part of Revision Number of current SDTI module
R
See
(1)
fixed by hardware: it indicates major change.
3:0
SDTI_REV0
Low Part of Revision Number of current SDTI module
R
See
(1)
fixed by hardware: it indicates minor change.
(1)
TI internal data
Table 27-45. Register Call Summary for Register SDTI_REVISION
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
Table 27-46. SDTI_SYSCONFIG
Address Offset
0x0000 0010
Physical Address
Instance
SDTI
See
Description
This register allows controlling various parameters of the OCP interface.
Software reset have the same effect as hardware (power on) reset.
This register is excluded from erroneous application access lock protection in order to allow standard
soft reset OCP write access.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTOIDLE
SOFTRESET
Bits
Field Name
Description
Type
Reset
31:2
RESERVED
Reserved for future - read returns 0
R
0x0000 0000
1
SOFTRESET
Read returns 0 / Write 1 to trigger SDTI module reset.
RW
0
0
AUTOIDLE
Internal OCP gating strategy
RW
0
OCP clock is free-running
Automatic OCP clock gating strategy is applied
based on OCP interface activity
3622
Debug and Emulation
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated