Public Version
SDTI Module
www.ti.com
Table 27-96. COMPONENT_ID2
Address Offset
0x0000 0FF8
Physical Address
Instance
SDTI
See
Description
All Component ID registers are implemented as 8-bit registers with the upper 24 bits returning a value of
zero. These registers are used to indicate to software the existence of a peripheral. Software will read
the last four locations in each 4K block to determine if a Coresight Peripheral exists.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
COMPONENTID2
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
RFU
R
0x000000
7:0
COMPONENTID2
This register shall return Preamble value 0x05
R
0x05
Table 27-97. Register Call Summary for Register COMPONENT_ID2
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
Table 27-98. COMPONENT_ID3
Address Offset
0x0000 0FFC
Physical Address
Instance
SDTI
See
Description
All Component ID registers are implemented as 8-bit registers with the upper 24 bits returning a value of
zero. These registers are used to indicate to software the existence of a peripheral. Software will read
the last four locations in each 4K block to determine if a Coresight Peripheral exists.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
COMPONENTID3
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
R
0x000000
7:0
COMPONENTID3
This register shall return Preamble value 0xB1
R
0xB1
Table 27-99. Register Call Summary for Register COMPONENT_ID3
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
3638
Debug and Emulation
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated