Public Version
SDTI Module
www.ti.com
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FIFODEPTH
TIMESTAMP
Bits
Field Name
Description
Type
Reset
31:9
RESERVED
RFU
R
0x000000
8
TIMESTAMP
0 - TimeStamping feature not supported in SDTI
R
0
1 - TimeStamping present in SDTI
7:0
FIFODEPTH
SDTI FFIFO depth
R
0x00
Table 27-73. Register Call Summary for Register DEVICE_ID
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
Table 27-74. DEVICE_TYPE_REG
Address Offset
0x0000 0FCC
Physical Address
Instance
SDTI
See
Description
Device type register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DEVICETYPE
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
RFU
R
0x000000
7:0
DEVICETYPE
The device type shall return 0x63. Enables devices to be
R
0x63
identified as to their CoreSight Class.
Table 27-75. Register Call Summary for Register DEVICE_TYPE_REG
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
Table 27-76. PERIPHERAL_ID4
Address Offset
0x0000 0FD0
Physical Address
Instance
SDTI
See
Description
All Peripheral ID registers are implemented as 8-bit registers with the upper 24 bits returning a value of
zero.
Type
R
3632
Debug and Emulation
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated